

## 3.3V-Supply RS-485 with IEC ESD Protection

Check for Samples: SN65HVD72, SN65HVD75, SN65HVD78

#### **FEATURES**

- Small-size MSOP Packages Save Board Space, or SOIC for Drop-in Compatibility
- Bus I/O Protection
  - > ±15kV HBM protection
  - > ±12kV IEC61000-4-2 Contact Discharge
  - > ±12kV IEC61000-4-2 Air-Gap Discharge
- Extended Industrial Temperature Range –40°C to 125°C
- Large Receiver Hysteresis (80 mV) for Noise Rejection
- Low Unit-loading allows over 200 connected nodes
- Low Power Consumption
  - Low Standby Supply Current: < 2 μA</li>
  - I<sub>CC</sub> <1 mA Quiescent During Operation
- 5V-Tolerant Logic Inputs Compatible With 3.3 V or 5 V Controllers
- Signaling Rate Options Optimized for: 250 kbps, 20 Mbps, 50 Mbps

### **APPLICATIONS**

- Factory Automation
- Telecomm Infrastructure
- Motion Control

#### DESCRIPTION

These devices have robust 3.3V drivers and receivers in a small package for demanding industrial applications. The bus pins are robust to ESD events, with high levels of protection to Human-Body Model and IEC Contact Discharge specifications.

These devices each combine a differential driver and a differential receiver, which operate from a single 3.3-V power supply. The driver differential outputs and the receiver differential inputs are connected internally to form a bus port suitable for half-duplex (two-wire bus) communication. These devices all feature a wide common-mode voltage range making the devices suitable for multi-point applications over long cable runs. These devices are characterized from -40°C to 125°C.

**Table 1. Product Selection Guide** 

| Part Number | Signaling Rate | Cable Length | Duplex | Enables | Package                   | Nodes |
|-------------|----------------|--------------|--------|---------|---------------------------|-------|
| SN65HVD72   | up to 250 kbps | up to 2000 m | Half   | DE, RE  | MSOP-8<br>SOIC-8<br>SON-8 | 256   |
| SN65HVD75   | up to 20 Mbps  | up to 100 m  | Half   | DE, RE  | MSOP-8<br>SOIC-8<br>SON-8 | 256   |
| SN65HVD78   | up to 50 Mbps  | up to 50 m   | Half   | DE, RE  | MSOP-8<br>SOIC-8<br>SON-8 | 96    |

#### SN65HVD72, 75, 78

 Logic Diagram (Positive Logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **Table 2. DRIVER FUNCTION TABLE**

| INPUT | ENABLE | OUT | PUTS |                                    |
|-------|--------|-----|------|------------------------------------|
| D     | DE     | Α   | В    |                                    |
| Н     | Н      | Н   | L    | Actively drive bus High            |
| L     | Н      | L   | Н    | Actively drive bus Low             |
| X     | L      | Z   | Z    | Driver disabled                    |
| Х     | OPEN   | Z   | Z    | Driver disabled by default         |
| OPEN  | Н      | Н   | L    | Actively drive bus High by default |

#### **Table 3. RECEIVER FUNCTION TABLE**

| DIFFERENTIAL INPUT           | ENABLE | OUTPUT |                              |
|------------------------------|--------|--------|------------------------------|
| $V_{ID} = V_A - V_B$         | RE     | R      |                              |
| $V_{IT+} < V_{ID}$           | L      | Н      | Receive valid bus High       |
| $V_{IT-} < V_{ID} < V_{IT+}$ | L      | ?      | Indeterminate bus state      |
| $V_{ID} < V_{IT-}$           | L      | L      | Receive valid bus Low        |
| X                            | Н      | Z      | Receiver disabled            |
| X                            | OPEN   | Z      | Receiver disabled by default |
| Open-circuit bus             | L      | Н      | Fail-safe high output        |
| Short-circuit bus            | L      | Н      | fail-safe high output        |
| Idle (terminated) bus        | L      | Н      | fail-safe high output        |



## **ABSOLUTE MAXIMUM RATINGS**(1)

|                                                                      | VAI       | LUE               | LINUT       |
|----------------------------------------------------------------------|-----------|-------------------|-------------|
|                                                                      | MIN       | MAX               | UNIT        |
| Supply Voltage, V <sub>CC</sub>                                      | -0.5      | 5.5               | V           |
| Voltage range at A or B Inputs                                       | -13       | 16.5              | V           |
| Input voltage range at any logic pin                                 | -0.3      | 5.7               | V           |
| Voltage input range, transient pulse, A and B, through 100Ω          | -100      | 100               | V           |
| Receiver Output Current                                              | -24       | 24                | mA          |
| Junction Temperature, T <sub>J</sub>                                 |           | 170               | °C          |
| Storage Temperature,                                                 | -65       | 150               | °C          |
| Continuous total power dissipation                                   | See the T | hermal Characteri | stics table |
| IEC 61000-4-2 ESD (Air-Gap Discharge), bus terminals and GND         |           | ±12               | kV          |
| IEC 61000-4-2 ESD (Contact Discharge), bus terminals and GND         |           | ±12               | kV          |
| IEC 61000-4-4 EFT (Fast transient or burst) bus terminals and GND    |           | ±4                | kV          |
| IEC 60749-26 ESD (Human Body Model), bus terminals and GND           |           | ±15               | kV          |
| JEDEC Standard 22, Test Method A114 (Human Body Model), all pins     |           | ±8                | kV          |
| JEDEC Standard 22, Test Method C101 (Charged Device Model), all pins |           | ±1.5              | kV          |
| JEDEC Standard 22, Test Method A115 (Machine Model), all pins        |           | ±300              | V           |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

|                   |                    |                                                                      | MIN | NOM | MAX      | UNIT |
|-------------------|--------------------|----------------------------------------------------------------------|-----|-----|----------|------|
| V <sub>CC</sub>   | Supply voltage     |                                                                      | 3   | 3.3 | 3.6      | V    |
| $V_{I}$           | Input voltage at   | nput voltage at any bus terminal (separately or common mode) (1)     |     |     | 12       | V    |
| $V_{IH}$          | High-level input   | voltage (Driver, driver enable, and receiver enable inputs)          | 2   |     | $V_{CC}$ | V    |
| $V_{IL}$          | Low-level input v  | voltage (Driver, driver enable, and receiver enable inputs)          | 0   |     | 0.8      | V    |
| $V_{ID}$          | Differential input | voltage                                                              | -12 |     | 12       | V    |
| Io                | Output current, [  | Driver                                                               | -60 |     | 60       | mA   |
| Io                | Output current, F  | Receiver                                                             | -8  |     | 8        | mA   |
| $R_L$             | Differential load  | resistance                                                           | 54  | 60  |          | Ω    |
| C <sub>L</sub>    | Differential load  | capacitance                                                          |     | 50  |          | pF   |
|                   |                    | HVD72                                                                |     |     | 250      | kbps |
|                   | Signaling rate     | HVD75                                                                |     |     | 20       | Mbps |
| 1/t <sub>UI</sub> |                    | HVD78                                                                |     |     | 50       | Mbps |
| $T_A^{(2)}$       | Operating free-a   | ir temperature (See the application section for thermal information) | -40 |     | 125      | °C   |
| $T_J$             | Junction Temper    | rature                                                               | -40 |     | 150      | °C   |

<sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

<sup>(2)</sup> Operation is specified for internal (junction) temperatures up to 150°C. Self-heating due to internal power dissipation should be considered for each application. Maximum junction temperature is internally limited by the thermal shut-down (TSD) circuit which disables the driver outputs when the junction temperature reaches 170°C.



## **ELECTRICAL CHARACTERISTICS**

over recommended operating range (unless otherwise specified)

|                     | PARAMETER                                                                                       | TEST C                                                                     | ONDITIONS                                                                                   |                       | MIN     | TYP                  | MAX     | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------|---------|----------------------|---------|------|
|                     |                                                                                                 | $R_L$ = 60 Ω, 375 Ω on ea<br>-7 V to 12 V                                  | ach output to                                                                               | See<br>Figure 1       | 1.5     | 2                    |         | V    |
| $ V_{OD} $          | Driver differential output voltage magnitude                                                    | $R_L = 54 \Omega (RS-485)$                                                 |                                                                                             |                       | 1.5     | 2                    |         | V    |
|                     | magnitude                                                                                       | $R_L = 100 \Omega (RS-422) T_0$<br>$V_{CC} \ge 3.2 V$                      | $R_L = 100 \Omega \text{ (RS-422) } T_J \ge 0^{\circ}\text{C},$<br>$V_{CC} \ge 3.2\text{V}$ |                       | 2       | 2.5                  |         | V    |
| $\Delta  V_{OD} $   | Change in magnitude of driver differential output voltage                                       | $R_L = 54 \Omega, C_L = 50 pF$                                             | R <sub>L</sub> = 54 Ω, C <sub>L</sub> = 50 pF                                               |                       | -50     | 0                    | 50      | mV   |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                                         |                                                                            |                                                                                             | See<br>Figure 2       | 1       | V <sub>CC</sub> /2   | 3       | V    |
| $\Delta V_{OC}$     | Change in differential driver output common-mode voltage                                        | Center of two 27-Ω load                                                    | Center of two 27-Ω load resistors                                                           |                       | -50     | 0                    | 50      | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak driver common-mode output voltage                                                  |                                                                            |                                                                                             |                       |         | 200                  |         | mV   |
| C <sub>OD</sub>     | Differential output capacitance                                                                 |                                                                            |                                                                                             |                       |         | 15                   |         | pF   |
| V <sub>IT+</sub>    | Positive-going receiver differential input voltage threshold                                    |                                                                            |                                                                                             |                       | See (1) | -70                  | -20     | mV   |
| V <sub>IT-</sub>    | Negative-going receiver differential input voltage threshold                                    |                                                                            |                                                                                             |                       |         | -150                 | See (1) | mV   |
| V <sub>HYS</sub>    | Receiver differential input voltage threshold hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                            |                                                                                             |                       | 50      | 80                   |         | mV   |
| $V_{OH}$            | Receiver high-level output voltage                                                              | $I_{OH} = -8 \text{ mA}$                                                   |                                                                                             |                       | 2.4     | V <sub>CC</sub> -0.3 |         | V    |
| V <sub>OL</sub>     | Receiver low-level output voltage                                                               | I <sub>OL</sub> = 8 mA                                                     |                                                                                             |                       |         | 0.2                  | 0.4     | V    |
| I                   | Driver input, driver enable, and receiver enable input current                                  |                                                                            |                                                                                             |                       | -2      |                      | 2       | μΑ   |
| l <sub>OZ</sub>     | Receiver output high-impedance current                                                          | $V_O = 0 \text{ V or } V_{CC}, \overline{RE} \text{ at}$                   | V <sub>CC</sub>                                                                             |                       | -1      |                      | 1       | μΑ   |
| Ios                 | Driver short-circuit output current                                                             |                                                                            |                                                                                             |                       | -160    |                      | 160     | mA   |
| -                   |                                                                                                 |                                                                            | HVD72, 75                                                                                   | V <sub>I</sub> = 12 V |         | 75                   | 150     | μA   |
|                     | Pug input ourrent (disabled driver)                                                             | V <sub>CC</sub> = 3 to 3.6 V or                                            | ПУБ/2, /5                                                                                   | V <sub>I</sub> = -7 V | -100    | -40                  |         | μΑ   |
| l <sub>l</sub>      | Bus input current (disabled driver)                                                             | $V_{CC} = 0 \text{ V}, \text{ DE at } 0 \text{ V}$                         | HVD78                                                                                       | V <sub>I</sub> = 12 V |         | 240                  | 333     | μΑ   |
|                     |                                                                                                 |                                                                            | 1100/0                                                                                      | $V_I = -7 V$          | -267    | -180                 |         | μΑ   |
|                     |                                                                                                 | Driver and Receiver enabled                                                | DE=V <sub>CC</sub> , RI                                                                     | E=GND, No             |         | 750                  | 950     | μΑ   |
|                     | Driver enabled, receiver disabled load DE=V <sub>CC</sub> , RE=V <sub>CC</sub> , No             |                                                                            | E=V <sub>CC</sub> , No                                                                      |                       | 300     | 500                  | μΑ      |      |
| I <sub>CC</sub>     | Supply current (quiescent)                                                                      | nt (quiescent)  Driver disabled, receiver enabled load  DE=GND, RE=GND, No |                                                                                             | RE=GND, No            |         | 600                  | 800     | μΑ   |
|                     |                                                                                                 | Driver and receiver disabled                                               | DE=GND, D=open<br>RE=V <sub>CC</sub> , No load                                              |                       |         | 0.1                  | 2       | μΑ   |
|                     | Supply current (dynamic)                                                                        | See the TYPICAL CHA                                                        | RACTERISTIC                                                                                 | CS section            |         |                      |         |      |

<sup>(1)</sup> Under any specific conditions,  $V_{\text{IT+}}$  is assured to be at least  $V_{\text{HYS}}$  higher than  $V_{\text{IT-}}$ .



#### **SWITCHING CHARACTERISTICS**

250 kbps devices (HVD70, 71, 72) bit time > 4 μs (over recommended operating conditions)

| PARAMETER                                 |                                                           | TEST CO                        | NDITIONS                  | MIN | TYP | MAX | UNIT |
|-------------------------------------------|-----------------------------------------------------------|--------------------------------|---------------------------|-----|-----|-----|------|
| DRIVER                                    |                                                           |                                |                           |     |     |     |      |
| $t_r$ , $t_f$                             | Driver differential output rise/fall time                 |                                |                           | 0.3 | 0.7 | 1.2 | μs   |
| t <sub>PHL</sub> , t <sub>PLH</sub>       | Driver propagation delay                                  | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 3              |     | 0.7 | 1   | μs   |
| t <sub>SK(P)</sub>                        | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |                                |                           |     |     | 0.2 | μs   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>       | Driver disable time                                       |                                |                           |     | 0.1 | 0.4 | μs   |
|                                           | Driver enable time                                        | Receiver enabled               | See Figure 4 and Figure 5 |     | 0.5 | 1   | μs   |
| t <sub>PZH</sub> , t <sub>PZL</sub>       | Driver enable time                                        | Receiver disabled              | Tigure 0                  |     | 3   | 9   | μs   |
| RECEIVER                                  |                                                           |                                |                           |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>           | Receiver output rise/fall time                            |                                |                           |     | 12  | 30  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>       | Receiver propagation delay time                           | C <sub>L</sub> = 15 pF         | See Figure 6              |     | 75  | 100 | ns   |
| t <sub>SK(P)</sub>                        | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                |                           |     | 3   | 15  | ns   |
| $t_{PLZ},t_{PHZ}$                         | Receiver disable time                                     |                                |                           |     | 40  | 100 | ns   |
| t <sub>PZL(1)</sub> , t <sub>PZH(1)</sub> | Desciver enable time                                      | Driver enabled                 | See Figure 7              |     | 20  | 50  | ns   |
| $t_{PZL(2)}, t_{PZH(2)}$                  | Receiver enable time                                      | Driver disabled                | See Figure 8              |     | 3   | 8   | μs   |

### **SWITCHING CHARACTERISTICS**

20 Mbps devices (HVD73, 74, 75) bit time > 50 ns (over recommended operating conditions)

|                                     | PARAMETER                                                 | TEST CO                        | ONDITIONS                 | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------|--------------------------------|---------------------------|-----|-----|-----|------|
| DRIVER                              |                                                           |                                |                           |     |     | ·   |      |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise/fall time                 |                                |                           | 2   | 7   | 14  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                  | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 3              | 7   | 11  | 17  | ns   |
| t <sub>SK(P)</sub>                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |                                |                           |     | 0   | 2   | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time                                       |                                |                           |     | 12  | 50  | ns   |
|                                     | Driver enable time                                        | Receiver enabled               | See Figure 4 and Figure 5 |     | 10  | 20  | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                        | Receiver disabled              | Tigure o                  |     | 3   | 7   | μs   |
| RECEIVER                            |                                                           |                                | •                         | •   |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise/fall time                            |                                |                           |     | 5   | 10  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                           | CL = 15 pF                     | See Figure 6              |     | 60  | 70  | ns   |
| t <sub>SK(P)</sub>                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                |                           |     | 0   | 6   | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Receiver disable time                                     |                                |                           |     | 15  | 30  | ns   |
| $t_{pZL(1)}, t_{PZH(1)}$            | Descriver enable time                                     | Driver enabled                 | See Figure 7              |     | 10  | 50  | ns   |
| $t_{PZL(2)}, t_{PZH(2)}$            | Receiver enable time                                      | Driver disabled                | See Figure 8              |     | 3   | 8   | μs   |



#### SWITCHING CHARACTERISTICS

50 Mbps devices (HVD76, 77, 78) bit time > 20 ns (over recommended operating conditions)

|                                     | PARAMETER                                                 | TEST CO                        | NDITIONS                  | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------|--------------------------------|---------------------------|-----|-----|-----|------|
| DRIVER                              |                                                           |                                |                           |     |     | ·   |      |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise/fall time                 |                                |                           | 1   | 3   | 6   | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                  | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 3              |     | 9   | 15  | ns   |
| t <sub>SK(P)</sub>                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |                                |                           |     | 0   | 1   | ns   |
| $t_{PHZ}$ , $t_{PLZ}$               | Driver disable time                                       |                                |                           |     | 10  | 30  | ns   |
|                                     | Driver enable time                                        | Receiver enabled               | See Figure 4 and Figure 5 |     | 10  | 30  | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                        | Receiver disabled              | i iguio o                 |     |     | 8   | μs   |
| RECEIVER                            |                                                           |                                |                           |     |     | •   |      |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise/fall time                            |                                |                           | 1   | 3   | 6   | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                           | CL = 15 pF                     | See Figure 6              |     |     | 35  | ns   |
| t <sub>SK(P)</sub>                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                |                           |     |     | 2.5 | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Receiver disable time                                     |                                |                           |     | 8   | 30  | ns   |
| $t_{pZL(1)}, t_{PZH(1)}$            | Descriver enable time                                     | Driver enabled                 | See Figure 7              |     | 10  | 30  | ns   |
| $t_{PZL(2)}, t_{PZH(2)}$            | Receiver enable time                                      | Driver disabled                | See Figure 8              |     | 3   | 8   | μs   |

### PARAMETER MEASUREMENT INFORMATION

Input generator rate is 100 kbps, 50% duty cycle, rise and fall times less than 6 nsec, output impedance 50  $\Omega$ .



Figure 1. Measurement of Driver Differential Output Voltage with Common-Mode Load



Figure 2. Measurement of Driver Differential and Common-Mode output with RS-485 Load



#### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 3. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays



D at 3 V to test non-inverting output, D at 0 V to test inverting output.

Figure 4. Measurement of Driver Enable and Disable Times with Active High Output and Pull-Down Load



D at 0V to test non-inverting output, D at 3V to test inverting output.

Figure 5. Measurement of Driver Enable and Disable Times with Active Low Output and Pull-Up Load



Figure 6. Measurement of Receiver Output Rise and Fall Times and Propagation Delays

## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 7. Measurement of Receiver Enable/Disable Times with Driver Enabled



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 8. Measurement of Receiver Enable Times with Driver Disabled



#### **TYPICAL CHARACTERISTICS**











## **TYPICAL CHARACTERISTICS (continued)**







Figure 14.







## **TYPICAL CHARACTERISTICS (continued)**



### **DEVICE INFORMATION**

**Table 4. Thermal Information** 

| PARAMETER            |                                          | D<br>SOIC-8 | DGK<br>MSOP-8 | DRB<br>SON-8 | Units |
|----------------------|------------------------------------------|-------------|---------------|--------------|-------|
| $\Theta_{JA}$        | Junction-to-Ambient Thermal Resistance   | 110.7       | 168.7         | 40.0         | °C/W  |
| Θ <sub>JB</sub>      | Junction-to-Board Thermal Resistance     | 51.3        | 89.5          | 15.5         |       |
| Θ <sub>JC(top)</sub> | Junction-to-Case(top) Thermal Resistance | 54.7        | 62.2          | 49.6         |       |
| Θ <sub>JC(top)</sub> | Junction-to-Case(top) Thermal Resistance | n/a         | n/a           | 3.9          |       |
| $\Psi_{JT}$          | Junction-to-Top thermal parameter        | 9.2         | 7.4           | 0.6          |       |
| $\Psi_{JB}$          | Junction-to-Board thermal parameter      | 50.7        | 87.9          | 15.7         |       |
| T <sub>TSD</sub>     | Thermal Shut-down junction temperature   |             | 170           |              | °C    |

**Table 5. Power Dissipation** 

|    | PARAMETER                                                                                   |                    | TEST CONDITI                                                   | ONS                 | VALUE                                          | UNITS |     |    |
|----|---------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------|---------------------|------------------------------------------------|-------|-----|----|
|    |                                                                                             |                    |                                                                | HVD72               | 120                                            |       |     |    |
|    | Power Dissipation                                                                           | Unterminated       | terminated $R_L = 300 \Omega$ , $C_L = 50 \text{ pF (driver)}$ | HVD75               | 160                                            | mW    |     |    |
|    | driver and receiver enabled,                                                                | or a so by (anver) | ο <sub>L</sub> – σο βι (                                       | HVD78               | 200                                            |       |     |    |
|    | $V_{CC} = 3.6 \text{ V}, T_J = 150^{\circ}\text{C}$<br>50% duty cycle square-wave signal at | RS-422 load        |                                                                |                     |                                                | HVD72 | 155 |    |
| PD | signaling rate:                                                                             |                    |                                                                |                     | $R_L = 100 \Omega$ ,<br>$C_1 = 50 pF (driver)$ | HVD75 | 195 | mW |
|    | <ul> <li>HVD72 at 250 kbps</li> </ul>                                                       |                    |                                                                | OL = 00 pr (driver) | HVD78                                          | 230   |     |    |
|    | HVD75 at 20 Mbps                                                                            |                    | $R_L = 54 \Omega$ ,<br>$C_L = 50 pF (driver)$ ,                | HVD72               | 190                                            |       |     |    |
|    | HVD78 at 50 Mbps                                                                            | RS-485 load        |                                                                | HVD75               | 230                                            | mW    |     |    |
|    |                                                                                             |                    | OL - 00 pr (driver),                                           | HVD78               | 260                                            |       |     |    |



#### Receiver Failsafe

The differential receiver is "failsafe" to invalid bus states caused by:

- open bus conditions such as a disconnected connector
- shorted bus conditions such as cable damage shorting the twisted-pair together, or
- idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver will output a failsafe logic High state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds so that the "input indeterminate" range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a High when the differential input  $V_{\text{ID}}$  is more positive than +200 mV, and must output a Low when the  $V_{\text{ID}}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{\text{IT-}}$  and  $V_{\text{IT-}}$  and  $V_{\text{HYS}}$ . As seen in the Electrical Characteristics table, differential signals more negative than -200 mV will always cause a Low receiver output. Similarly, differential signals more positive than +200 mV will always cause a High receiver output.

When the differential input signal is close to zero, it will still be above the  $V_{IT+}$  threshold, and the receiver output will be High. Only when the differential input is more negative than  $V_{IT-}$  will the receiver output transition to a Low state. So the noise immunity of the receiver inputs during a bus fault condition includes the receiver hysteresis value  $V_{HYS}$  (the separation between  $V_{IT+}$  and  $V_{IT-}$ ) as well as the value of  $V_{IT+}$ .

Signals which transition from positive to negative (or from negative to positive) will transition only once, ensuring no spurious bits.

#### **Low-Power Standby Mode**

When both the driver and receiver are disabled (DE low and RE high) the device is in standby mode. If the enable inputs are in this state for a brief time (e.g. less than 100 ns), the device does not enter standby mode. This prevents inadvertently entering standby mode during driver/receiver enabling. Only when the enable inputs are held in this state a sufficient duration (e.g. for 300 ns or more), the device is assured to be in standby mode. In this low-power standby mode, most internal circuitry is powered down, and the supply current is typically less than 100 nA. When either the driver or the receiver is re-enabled, the internal circuitry becomes active.



#### **APPLICATION INFORMATION**

#### **Device Configuration**

The SN65HVD72, 'HVD75 and 'HVD78 are half-duplex RS-485 transceivers operating from a single 3.3V ±10% supply. The driver and receiver enable pins allow for the configuration of different operating modes.



Figure 18. Transceiver Configurations

Using independent enable lines provides the most flexible control as it allows for the driver and the receiver to be turned on and off individually. While this configuration requires two control lines, it allows for selective listening to the bus traffic, whether the driver is transmitting data or not.

Combining the enable signals simplifies the interface to the controller by forming a single direction-control signal. Thus, when the direction-control line is high, the transceiver is configured as a driver, while for a low the device operates as a receiver.

Tying the receiver-enable to ground and controlling only the driver-enable input, also uses one control line only. In this configuration a node not only receives the data from the bus but also the data it sends and thus can verify that the correct data have been transmitted.

#### Bus - Design

An RS-485 bus consists of multiple transceivers connected in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor, RT, whose value matches the characteristic impedance, Z0, of the cable. This method, known as parallel termination, allows for relatively high data rates over long cable length.



Figure 19. Typical RS-485 network with SN65HVD7x Transceivers

Common cables used are unshielded twisted pair (UTP), such as low-cost CAT-5 cable with Z0 = 100  $\Omega$ , and RS-485 cable with Z0 = 120  $\Omega$ . Typical cable sizes are AWG 22 and AWG 24.



The maximum bus length is typically given as 4000 ft or 1200 m, and represents the length of an AWG 24 cable whose cable resistance approaches the value of the termination resistance, thus reducing the bus signal by half or 6 dB. Actual maximum usable cable length depends on the signaling rate, cable characteristics, and environmental conditions.

### **Noise Immunity**

The input sensitivity of a standard RS-485 transceiver is  $\pm$  200 mV. When the differential input voltage,  $V_{ID}$ , is greater than + 200 mV, the receiver output turns high, for  $V_{ID}$  < -200 mV the receiver outputs low.



Figure 20. SN65HVD7x Noise Immunity

The SN65HVD7x transceiver family implements high receiver noise-immunity by providing a maximum positive-going input threshold of - 20 mV and a minimum hysteresis of 50 mV. In the case of a noisy input condition therefore, a differential noise voltage of up to 140 mVPP can be present without causing the receiver output to change states from high to low. This increased noise immunity eliminates the need for idle-bus failsafe bias resistors and allows for long haul data transmissions in noisy environments.

#### **Transient Protection**

The bus terminals of the SN65HVD7x transceiver family possess on-chip ESD protection against  $\pm 15$  kV human body model (HBM) and  $\pm 12$  kV IEC61000-4-2 contact discharge. The IEC-ESD test is far more severe than the HBM-ESD test. The 50 % higher charge capacitance, CS, and 78 % lower discharge resistance, R<sub>D</sub> of the IEC-model produce significantly higher discharge currents than the HBM-model.



Figure 21. HBM and IEC-ESD Models and Currents in Comparison (HBM Values in Parenthesis)

The implementation of IEC-ESD protection on-chip increases the robustness of equipment significantly, which most likely experience discharge events due to human contact with connectors and cables. Designers may also want to implement protection against much longer duration transients, typically referred to as surge transients. Figure 9 therefore suggests two circuit designs providing protection against light and heavy surge transients, in addition to ESD and EFT transients. Table A1 presents the associated bill of material.



#### Table 6. Bill of Materials

| Device     | Function                                                     | Order Number       | Manufacturer |
|------------|--------------------------------------------------------------|--------------------|--------------|
| XCVR       | 3.3V, 250kbps RS-485 Transceiver                             | SN65HVD72D         | TI           |
| R1, R2     | $10\Omega$ , Pulse-Proof Thick-Film Resistor                 | CRCW0603010RJNEAHP | Vishay       |
| TVS        | Bidirectional 400W Transient Suppressor                      | CDSOT23-SM712      | Bourns       |
| TBU1, TBU2 | Bidirectional.                                               | TBU-CA-065-200-WH  | Bourns       |
| MOV1, MOV2 | 200mA Transient Blocking Unit 200V, Metal-<br>Oxide Varistor | MOV-10D201K        | Bourns       |



Figure 22. Transient Protections Against ESD, EFT, and Surge Transients

The left circuit provides surge protection of  $\geq$  500 V transients, while the right protection circuits can withstand surge transients of 5 kV.

## **Design and Layout Considerations For Transient Protection**

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design.

In order for your PCB design to be successful start with the design of the protection circuit in mind.

- Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
- 2. Use Vcc and ground planes to provide low-inductance. Note that high-frequency currents follow the path of least inductance and not the path of least impedance.
- 3. Design the protection components into the direction of the signal path. Do not force the transients currents to divert from the signal path to reach the protection device.
- 4. Apply 100 nF to 220 nF bypass capacitors as close as possible to the Vcc-pins of transceiver, UART, controller ICs on the board.
- 5. Use at least two vias for Vcc and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- 6. Use 1k to 10k pull-up/down resistors for enable lines to limit noise currents in theses lines during transient events.
- 7. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus terminals. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to some 200 mA.



#### **Isolated Bus Node Design**

Many RS-485 networks use isolated bus nodes to prevent the creation of unintended ground loops and their disruptive impact on signal integrity. An isolated bus node typically includes a micro controller that connects to the bus transceiver via a multi-channel, digital isolator (Figure 23).



Figure 23. Isolated Bus Node With Transient Protection

Power isolation is accomplished using the push-pull transformer driver SN6501 and a low-cost LDO, TLV70733.

Signal isolation uses the quadruple digital isolator ISO7241. Notice that both enable inputs, EN1 and EN2, are pulled-up via 4.7k resistors to limit their input currents during transient events.

While the transient protection is similar to the one in Figure 22(left circuit), an additional high-voltage capacitor is used to divert transient energy from the floating RS-485 common further towards Protective Earth (PE) ground. This is necessary as noise transients on the bus are usually referred to Earth potential.

R<sub>VH</sub> refers to a high-voltage resistor, and in some applications even a varistor. This resistance is applied to prevent charging of the floating ground to dangerous potentials during normal operation.

Occasionally varistors are used instead of resistors in order to rapidly discharge  $C_{HV}$ , if it is expected that fast transients might charge  $C_{HV}$  to high-potentials.

Note that the PE island represents a copper island on the PCB for the provision of a short, thick Earth wire connecting this island to PE ground at the entrance of the power supply unit (PSU).

In equipment designs using a chassis, the PE connection is usually provided through the chassis itself. Typically the PE conductor is tied to the chassis at one end while the high-voltage components,  $C_{HV}$  and  $R_{HV}$ , are connecting to the chassis at the other end.



## **REVISION HISTORY**

| CI | hanges from Original (March 2012) to Revision A                                                                                                                       | Page |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed the Switching Characteristics condition statement From: 15 kbps devices (HVD73, 74, 75) bit time > 65 ns To: 20 Mbps devices (HVD73, 74, 75) bit time > 50 ns |      |
| •  | Changed the Switching Characteristics condition statement From: 50 kbps devices (HVD76, 77, 78) bit time > 20 ns To: 50 Mbps devices (HVD76, 77, 78) bit time > 20 ns |      |
| •  | Added Figure 12 to TYPICAL CHARACTERISTICS.                                                                                                                           | 10   |
| •  | Added Figure 13 to TYPICAL CHARACTERISTICS.                                                                                                                           | 11   |
| •  | Added Figure 14 to TYPICAL CHARACTERISTICS.                                                                                                                           | 11   |
| •  | Added Figure 15 to TYPICAL CHARACTERISTICS.                                                                                                                           | 11   |
| •  | Added Figure 16 to TYPICAL CHARACTERISTICS.                                                                                                                           | 11   |
| •  | Added Figure 17 to TYPICAL CHARACTERISTICS.                                                                                                                           | 12   |
| •  | Added VALUEs to the Thermal Characteristics table in the DEVICE INFORMATION section.                                                                                  | 12   |
| •  | Added APPLICATION INFORMATION section to data sheet.                                                                                                                  | 14   |
| CI | hanges from Original (May 2012) to Revision B                                                                                                                         | Page |
| •  | Added the SON-8 package and Nodes column to Table 1,                                                                                                                  | 1    |
| •  | Changed the SN65HVD72, 75, 78 Logic Diagram                                                                                                                           | 1    |
| •  | Changed the Voltage range at A or B Inputs MIN value From: -8 V To: -13 V                                                                                             | 3    |
| •  | Added foot note for free-air temperature to the RECOMMENDED OPERATING CONDITIONS table                                                                                | 3    |
| •  | Changed the Bus input current (disabled driver) TYP values for HVD78 $V_1$ = 12 V From: 150 To: 240 and $V_1$ = -7 V From: -120 To: -180                              | 4    |
| •  | Added TYP values to the SWITCHING CHARACTERISTICS table                                                                                                               | 5    |
| •  | Added TYP values to the SWITCHING CHARACTERISTICS table                                                                                                               | 6    |
| •  | Changed Table 4, Thermal Information                                                                                                                                  |      |
| •  | Changed Table 5, Thermal Characteristics                                                                                                                              |      |
|    |                                                                                                                                                                       |      |





21-Mar-2013

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| SN65HVD72D       | ACTIVE | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HVD72             | Samples |
| SN65HVD72DGK     | ACTIVE | VSSOP        | DGK                | 8    | 80          | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM  | -40 to 125   | HVD72             | Samples |
| SN65HVD72DGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM  | -40 to 125   | HVD72             | Samples |
| SN65HVD72DR      | ACTIVE | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HVD72             | Samples |
| SN65HVD72DRBR    | ACTIVE | SON          | DRB                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | HVD72             | Samples |
| SN65HVD72DRBT    | ACTIVE | SON          | DRB                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | HVD72             | Samples |
| SN65HVD75D       | ACTIVE | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HVD75             | Sample  |
| SN65HVD75DGK     | ACTIVE | VSSOP        | DGK                | 8    | 80          | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM  | -40 to 125   | HVD75             | Sample  |
| SN65HVD75DGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM  | -40 to 125   | HVD75             | Sample  |
| SN65HVD75DR      | ACTIVE | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HVD75             | Sample  |
| SN65HVD75DRBR    | ACTIVE | SON          | DRB                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | HVD75             | Sample  |
| SN65HVD75DRBT    | ACTIVE | SON          | DRB                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | HVD75             | Sample  |
| SN65HVD78D       | ACTIVE | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HVD78             | Sample  |
| SN65HVD78DGK     | ACTIVE | VSSOP        | DGK                | 8    | 80          | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM  | -40 to 125   | HVD78             | Sample  |
| SN65HVD78DGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM  | -40 to 125   | HVD78             | Sample  |
| SN65HVD78DR      | ACTIVE | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HVD78             | Sample  |
| SN65HVD78DRBR    | ACTIVE | SON          | DRB                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | HVD78             | Sample  |



## PACKAGE OPTION ADDENDUM

21-Mar-2013

| Orderable Device | Status | Package Type | U       |   | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|---|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |   |             | (2)                        |                  | (3)                 |              | (4)               |         |
| SN65HVD78DRBT    | ACTIVE | SON          | DRB     | 8 | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | HVD78             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 21-Feb-2013

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD72DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD72DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD72DRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD72DRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD75DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD75DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD75DRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD75DRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD78DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD78DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD78DRBR | SON             | DRB                | 8 | 2500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD78DRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 21-Feb-2013



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD72DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD72DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65HVD72DRBR | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| SN65HVD72DRBT | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| SN65HVD75DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD75DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65HVD75DRBR | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| SN65HVD75DRBT | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| SN65HVD78DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD78DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65HVD78DRBR | SON          | DRB             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65HVD78DRBT | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |

# DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



## DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-3/N 09/12

NOTE: All linear dimensions are in millimeters



## DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



- S: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for solder mask tolerances.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>