- 8-Bit Parallel-Out Storage Register Performs Serial-to-Parallel Conversion With Storage
- Asynchronous Parallel Clear
- Active-High Decoder
- Enable/Disable Input Simplifies Expansion
- Expandable for n-Bit Applications
- Four Distinct Functional Modes
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

#### description

These 8-bit addressable latches are designed for general-purpose storage applications in digital systems. Specific uses include working registers, serial-holding registers, and active-high decoders or demultiplexers. They are multifunctional devices capable of storing single-line data in eight addressable latches and being a 1-of-8 decoder or demultiplexer with active-high outputs.

Four distinct modes of operation are selectable by controlling the clear  $(\overline{CLR})$  and enable  $(\overline{G})$  inputs as shown in the function table. In the addressable-latch mode, data at the data-in terminal is written into the addressed latch. The

SN54ALS259 . . . J PACKAGE SN74ALS259 . . . D OR N PACKAGE (TOP VIEW)



SN54ALS259 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

addressed latch follows the data input with all unaddressed latches remaining in their previous states. In the memory mode, all latches remain in their previous states and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneous data in the latches,  $\overline{G}$  should be held high (inactive) while the address lines are changing. In the 1-of-8 decoding or demultiplexing mode, the addressed output follows the level of the D input with all other outputs low. In the clear mode, all outputs are low and unaffected by the address and data inputs.

The SN54ALS259 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The SN74ALS259 is characterized for operation from 0°C to 70°C.

#### **Function Tables**

#### **FUNCTION**

| INPU | JTS | OUTPUT OF                    | EACH            |                      |  |  |
|------|-----|------------------------------|-----------------|----------------------|--|--|
| CLR  | G   | ADDRESSED OTHER LATCH OUTPUT |                 | FUNCTION             |  |  |
| Н    | L   | D                            | Q <sub>iO</sub> | Addressable latch    |  |  |
| Н    | Н   | Q <sub>iO</sub>              | Q <sub>iO</sub> | Memory               |  |  |
| L    | L   | D                            | L               | 8-line demultiplexer |  |  |
| L    | Н   | L                            | L               | Clear                |  |  |

D = the level at the data input.

 $Q_{iO}$  = the level of  $Q_i$  (i = Q, 1, . . . 7 as appropriate) before the indicated steady-state input conditions were established.



#### **Function Tables (Continued)**

#### LATCH SELECTION

| SEL | ECT INP | LATCH |           |
|-----|---------|-------|-----------|
| S2  | S1      | S0    | ADDRESSED |
| L   | L       | L     | 0         |
| L   | L       | Н     | 1         |
| L   | Н       | L     | 2         |
| L   | Н       | Н     | 3         |
| Н   | L       | L     | 4         |
| Н   | L       | Н     | 5         |
| Н   | Н       | L     | 6         |
| Н   | Н       | Н     | 7         |

### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.

### logic diagram (positive logic)



Pin numbers shown are for the D, J, and N packages.



SDAS217A - DECEMBER 1982 - REVISED DECEMBER 1994

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub>                        |            | <br> | 7 V            |
|--------------------------------------------------------|------------|------|----------------|
| Input voltage, V <sub>I</sub>                          |            | <br> | 7 V            |
| Operating free-air temperature range, T <sub>A</sub> : | SN54ALS259 | <br> | -55°C to 125°C |
|                                                        | SN74ALS259 | <br> | 0°C to 70°C    |
| Storage temperature range                              |            |      | _65°C to 150°C |

#### recommended operating conditions

|                |                                |                   | SN  | 54ALS2 | 59   | SN  | 74ALS2 | 59   |      |
|----------------|--------------------------------|-------------------|-----|--------|------|-----|--------|------|------|
|                |                                |                   | MIN | NOM    | MAX  | MIN | NOM    | MAX  | UNIT |
| Vcc            | Supply voltage                 |                   | 4.5 | 5      | 5.5  | 4.5 | 5      | 5.5  | V    |
| VIH            | High-level input voltage       |                   | 2   |        |      | 2   |        |      | V    |
| VIL            | Low-level input voltage        |                   |     |        | 0.7  |     |        | 0.8  | V    |
| IOH            | High-level output current      |                   |     |        | -0.4 |     |        | -0.4 | mA   |
| loL            | Low-level output current       |                   |     |        | 4    |     |        | 8    | mA   |
|                | Pulsa donetta                  | G low             | 20  |        |      | 15  |        |      |      |
| t <sub>W</sub> | Pulse duration                 | CLR low           | 10  |        |      | 10  |        |      | ns   |
|                | Outure Cons                    | Data before G↑    | 20  |        |      | 15  |        |      |      |
| tsu            | Setup time                     | Address before G↑ | 20  |        |      | 15  |        |      | ns   |
|                | 11.110                         | Data after G↑     | 0   |        |      | 0   |        |      |      |
| th             | Hold time                      | Address after G↑  | 0   |        |      | 0   |        |      | ns   |
| T <sub>A</sub> | Operating free-air temperature |                   | -55 |        | 125  | 0   |        | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| 242445752        |                                             | SN                         | 54ALS2             | 59   | SN   |                    |          |      |      |
|------------------|---------------------------------------------|----------------------------|--------------------|------|------|--------------------|----------|------|------|
| PARAMETER        | TEST C                                      | ONDITIONS                  | MIN                | TYP‡ | MAX  | MIN                | TYP‡     | MAX  | UNIT |
| VIK              | $V_{CC} = 4.5 V,$                           | I <sub>I</sub> = –18 mA    |                    |      | -1.5 |                    |          | -1.5 | V    |
| Voн              | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | )    |      | V <sub>CC</sub> -2 | <u>)</u> |      | >    |
| V                | V 45V                                       | $I_{OL} = 4 \text{ mA}$    |                    | 0.25 | 0.4  |                    | 0.25     | 0.4  | V    |
| V <sub>OL</sub>  | V <sub>CC</sub> = 4.5 V                     | $I_{OL} = 8 \text{ mA}$    |                    |      |      |                    | 0.35     | 0.5  | ٧    |
| lį               | $V_{CC} = 5.5 V$ ,                          | V <sub>I</sub> = 7 V       |                    |      | 0.1  |                    |          | 0.1  | mA   |
| lН               | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 2.7 V     |                    |      | 20   |                    |          | 20   | μΑ   |
| I <sub>I</sub> L | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 0.4 V     |                    |      | -0.1 |                    |          | -0.1 | mA   |
| ΙΟ§              | $V_{CC} = 5.5 V,$                           | V <sub>O</sub> = 2.25 V    | -20                |      | -112 | -30                |          | -112 | mA   |
| ICC              | V <sub>CC</sub> = 5.5 V                     | _                          |                    | 14   | 22   |                    | 14       | 22   | mA   |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.

### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub><br>C <sub>L</sub><br>R <sub>L</sub><br>T <sub>A</sub> | UNIT  |       |     |     |
|------------------|-----------------|----------------|----------------------------------------------------------------------|-------|-------|-----|-----|
|                  |                 |                | SN54A                                                                | LS259 | SN74A |     |     |
|                  |                 |                | MIN                                                                  | MAX   | MIN   | MAX |     |
| <sup>t</sup> PHL | CLR             | Any Q          | 2                                                                    | 15    | 2     | 12  | ns  |
| <sup>t</sup> PLH | Data            | A O            | 4                                                                    | 22    | 4     | 19  |     |
| <sup>t</sup> PHL | Data            | Any Q          | 2                                                                    | 15    | 2     | 12  | ns  |
| <sup>t</sup> PLH | A dalue e e     | A O            | 4                                                                    | 26    | 4     | 22  |     |
| <sup>t</sup> PHL | Address         | Any Q          | 2                                                                    | 15    | 2     | 12  | ns  |
| <sup>t</sup> PLH | Execute         | Any Q          | 4                                                                    | 22    | 4     | 20  | ns  |
| <sup>t</sup> PHL | LACCULE         | Ally Q         | 2                                                                    | 16    | 2     | 13  | 115 |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

# PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
  - D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{\Gamma} = t_{f} = 2$  ns, duty cycle = 50%.
  - E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms





5-Sep-2011

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| 5962-88741012A   | OBSOLETE   | LCCC         | FK                 | 20   |             | TBD                        | Call TI              | Call TI                      |                             |
| 5962-8874101EA   | ACTIVE     | CDIP         | J                  | 16   | 1           | TBD                        | Call TI              | Call TI                      |                             |
| 5962-8874101FA   | OBSOLETE   | CFP          | W                  | 16   |             | TBD                        | Call TI              | Call TI                      |                             |
| SN54ALS259J      | ACTIVE     | CDIP         | J                  | 16   | 1           | TBD                        | A42                  | N / A for Pkg Type           |                             |
| SN74ALS259D      | ACTIVE     | SOIC         | D                  | 16   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74ALS259DE4    | ACTIVE     | SOIC         | D                  | 16   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74ALS259DG4    | ACTIVE     | SOIC         | D                  | 16   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74ALS259DR     | ACTIVE     | SOIC         | D                  | 16   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74ALS259DRE4   | ACTIVE     | SOIC         | D                  | 16   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74ALS259DRG4   | ACTIVE     | SOIC         | D                  | 16   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74ALS259N      | ACTIVE     | PDIP         | N                  | 16   | 25          | Pb-Free (RoHS)             | CU NIPDAU            | N / A for Pkg Type           |                             |
| SN74ALS259NE4    | ACTIVE     | PDIP         | N                  | 16   | 25          | Pb-Free (RoHS)             | CU NIPDAU            | N / A for Pkg Type           |                             |
| SNJ54ALS259FK    | OBSOLETE   | LCCC         | FK                 | 20   |             | TBD                        | Call TI              | Call TI                      |                             |
| SNJ54ALS259J     | ACTIVE     | CDIP         | J                  | 16   | 1           | TBD                        | A42                  | N / A for Pkg Type           |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

5-Sep-2011

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL. Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ALS259, SN74ALS259:

Catalog: SN74ALS259

Military: SN54ALS259

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74ALS259DR | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |





#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALS259DR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## W (R-GDFP-F16)

### CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC



### FK (S-CQCC-N\*\*)

### LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



### N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |                    | Applications  |
|---------|--------------------|---------------|
| udia    | ununu ti oom/oudio | Automotive on |

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

www.ti-rfid.com

Pr