

CY7C1364CV33

# 9-Mbit (256 K × 32) Pipelined Sync SRAM

#### Features

- Registered inputs and outputs for pipelined operation
- 256 K × 32 common I/O architecture
- 3.3 V core power supply (V<sub>DD</sub>)
- 2.5 V/3.3 V I/O power supply (V<sub>DDQ</sub>)
- Fast clock-to-output times □ 3.5 ns (for 166-MHz device)
- Provide high-performance 3-1-1-1 access rate
- User-selectable burst counter supporting Intel<sup>®</sup> Pentium<sup>®</sup> interleaved or linear burst sequences
- Separate processor and controller address strobes
- Synchronous self-timed writes
- Asynchronous output enable
- Available in JEDEC-standard lead-free 100-pin TQFP package
- TQFP Available with 3-Chip Enable
- "ZZ" Sleep Mode Option

### **Functional Description**

The CY7C1364CV33 SRAM integrates 256 K × 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip\_\_Enable (CE<sub>1</sub>), depth-expansion Chip Enables (CE<sub>2</sub> and CE<sub>3</sub>), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BW<sub>[A:D]</sub>, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.

Addresses and chip enables are registered <u>at rising</u> edge of clock when either Add<u>ress Strobe Processor (ADSP)</u> or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can <u>be</u> internally generated as controlled by the Advance pin (ADV).

Address, data inputs, and write controls are registered on-chip to initiate a self-timed Write cycle. This part supports Byte Write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to four bytes wide as controlled by the Byte Write control inputs. GW when active LOW causes all bytes to be written.

The CY7C1364CV33 operates from a +3.3 V core power supply while all outputs may operate with either a +2.5 or +3.3 V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible.

#### **Selection Guide**

| Description                  |     | Unit |
|------------------------------|-----|------|
| Maximum Access Time          | 3.5 | ns   |
| Maximum Operating Current    | 180 | mA   |
| Maximum CMOS Standby Current | 40  | mA   |



# Logic Block Diagram – CY7C1364CV33





# CY7C1364CV33

# Contents

| Pin Configurations                      | 4  |
|-----------------------------------------|----|
| Pin Definitions                         | 5  |
| Functional Overview                     | 6  |
| Single Read Accesses                    | 6  |
| Single Write Accesses Initiated by ADSP | 6  |
| Single Write Accesses Initiated by ADSC | 6  |
| Burst Sequences                         | 7  |
| Sleep Mode                              | 7  |
| Interleaved Burst Address Table         | 7  |
| Linear Burst Address Table              | 7  |
| ZZ Mode Electrical Characteristics      | 7  |
| Truth Table                             | 8  |
| Truth Table for Read/Write              | 9  |
| Maximum Ratings                         | 10 |
| Operating Range                         | 10 |
| Electrical Characteristics              | 10 |

| Capacitance                             | 11 |
|-----------------------------------------|----|
| Thermal Resistance                      |    |
| AC Test Loads and Waveforms             | 11 |
| Switching Characteristics               | 12 |
| Switching Waveforms                     |    |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Package Diagram                         |    |
| Acronyms                                |    |
| Document Conventions                    |    |
| Units of Measure                        | 19 |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC Solutions                          |    |
| PSoC Solutions                          | 21 |



# **Pin Configurations**







# **Pin Definitions**

| Name                                                                                   | 100-pin TQFP                                                                                                                                  | I/O                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> , A <sub>1</sub> , A                                                    | 37, 36, 32, 33,<br>34, 35, 43, 44,<br>45, 46, 47, 48,<br>49, 50, 81, 82,<br>99, 100                                                           | Input-<br>Synchronous | Address Inputs used to <u>select</u> on <u>e of the 256K address locations</u> . Sample <u>d at the</u> rising edge of the CLK if ADSP or ADSC is active LOW, and CE <sub>1</sub> , CE <sub>2</sub> , and CE <sub>3</sub> are sampled active. A1:A0 feed the 2-bit counter.                                                                                                                                                        |
| <u>BW</u> <sub>A</sub> , <u>BW</u> <sub>B</sub> ,<br>BW <sub>C</sub> , BW <sub>D</sub> | 93, 94, 95, 96                                                                                                                                |                       | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK.                                                                                                                                                                                                                                                                                                    |
| GW                                                                                     | 88                                                                                                                                            |                       | <b>Global Write Enable Input, active LOW</b> . When asserted LOW on the rising edge of $\underline{CLK}$ , a global <u>Wri</u> te is conducted (ALL bytes are written, regardless of the values on $\overline{BW}_{[A:D]}$ and $\overline{BWE}$ ).                                                                                                                                                                                 |
| BWE                                                                                    | 87                                                                                                                                            |                       | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal<br>must be asserted LOW to conduct a Byte Write.                                                                                                                                                                                                                                                                                               |
| CLK                                                                                    | 89                                                                                                                                            | Input-<br>Clock       | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation.                                                                                                                                                                                                                                                            |
| CE <sub>1</sub>                                                                        | 98                                                                                                                                            |                       | <b>Chip Enable 1 Input, active LOW</b> . Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $CE_3$ to select/deselect the device. ADSP is ignored if $CE_1$ is HIGH. $CE_1$ is sampled only when a new external address is loaded.                                                                                                                                                                             |
| CE <sub>2</sub>                                                                        | 97                                                                                                                                            | Input-<br>Synchronous | <b>Chip Enable 2 Input, active HIGH</b> . Sampled on the rising edge of CLK. Used in conjunction with $\overline{CE}_1$ and $\overline{CE}_3$ to select/deselect the device. $CE_2$ is sampled only when a new external address is loaded.                                                                                                                                                                                         |
| CE <sub>3</sub>                                                                        | 92 (for 3 Chip<br>Enable Version)                                                                                                             | -                     | <b>Chip Enable 3</b> Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_1$ and $CE_2$ to select/deselect the device. $CE_3$ is assumed active throughout this document for BGA. $CE_3$ is sampled only when a new external address is loaded.                                                                                                                                                      |
| OE                                                                                     | 86                                                                                                                                            |                       | <b>Output Enable, asynchronous input, active LOW</b> . Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. OE is masked during the first clock of a Read cycle when emerging from a deselected state.                                                                                                                     |
| ADV                                                                                    | 83                                                                                                                                            |                       | Advance Input signal, sampled on the rising edge of CLK, active LOW. When asserted, it automatically increments the address in a burst cycle.                                                                                                                                                                                                                                                                                      |
| ADSP                                                                                   | 84                                                                                                                                            |                       | Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, A is captured in the address registers. A1:A0 are also loaded into the burst counter. When $\overrightarrow{ADSP}$ and $\overrightarrow{ADSC}$ are both asserted, only $\overrightarrow{ADSP}$ is recognized. ASDP is ignored when $\overrightarrow{CE}_1$ is deasserted HIGH.                                                    |
| ADSC                                                                                   | 85                                                                                                                                            |                       | Address Strobe from Controller, sampled on the rising edge of CLK, active LOW.<br>When asserted LOW, A is captured in the address registers. A1:A0 are also loaded into<br>the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized.                                                                                                                                                                       |
| ZZ                                                                                     | 64                                                                                                                                            | Asynchronous          | <b>ZZ</b> "sleep" Input, active HIGH. This input, when High places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down.                                                                                                                                                                             |
| DQs                                                                                    | 52, 53, 56, 57,<br>58, 59, 62, 63,<br>68, 69, 72, 73,<br>74, 75, 78, 79,<br>2, 3, 6, 7, 8, 9,<br>12, 13, 18, 19,<br>22, 23, 24, 25,<br>28, 29 |                       | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by "A" during the previous clock rise of the Read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQ are placed in a tri-state condition. |
| V <sub>DD</sub>                                                                        | 15, 41, 65, 91                                                                                                                                | Power Supply          | Power supply inputs to the core of the device.                                                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>SS</sub>                                                                        | 17, 40, 67, 90                                                                                                                                | Ground                | Ground for the core of the device.                                                                                                                                                                                                                                                                                                                                                                                                 |



#### Pin Definitions (continued)

| Name             | 100-pin TQFP                                | I/O                 | Description                                                                                                                                                                                                                                                     |
|------------------|---------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DDQ</sub> | 4, 11, 20, 27,<br>54, 61, 70, 77            | I/O Power<br>Supply | Power supply for the I/O circuitry.                                                                                                                                                                                                                             |
| V <sub>SSQ</sub> | 5, 10, 21, 26,<br>55, 60, 71, 76            | I/O Ground          | Ground for the I/O circuitry.                                                                                                                                                                                                                                   |
| MODE             | 31                                          | Input-<br>Static    | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode pin has an internal pull-up. |
| NC               | 1, 14, 16, 30,<br>38, 39, 42, 51,<br>66, 80 |                     | No Connects. Not internally connected to the die.                                                                                                                                                                                                               |

#### **Functional Overview**

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock.

The CY7C1364CV33 supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486<sup>™</sup> processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Acce<u>sses</u> can be initiated with either the Process<u>or Address</u> Strobe (ADSP) or the Controller Address Strobe (ADSC). Address <u>advancement</u> through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address for the rest of the burst access.

<u>Byte</u> Write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select ( $\overline{BW}_{[A:D]}$ ) inputs. A Global Write Enable (GW) overrides all Byte Write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed Write circuitry.

Three synchronous Chip Selects ( $\overline{CE}_1$ ,  $CE_2$ ,  $\overline{CE}_3$ ) and an asynchronous Output Enable ( $\overline{OE}$ ) provide for easy bank selection and output tri-state control. ADSP is ignored if  $\overline{CE}_1$  is HIGH.

#### Single Read Accesses

This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) CE<sub>1</sub>, <u>CE<sub>2</sub>, CE<sub>3</sub></u> are all asserted active, <u>and (3)</u> the Write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if CE<sub>1</sub> is HIGH. The address presented to the address inputs (A) is stored into the address advancement logic and the address register while being presented to the memory array. The corresponding data is allowed to propagate to the input of the output registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within  $t_{CO}$  if  $\overline{OE}$  is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always tri-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single Read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will tri-state immediately.

#### Single Write Accesses Initiated by ADSP

This access is initiated wh<u>en both</u> of the following condition<u>s</u> are satisfied at clock rise: (1) ADSP is asserted LOW, and (2)  $CE_1$ ,  $CE_2$ ,  $CE_3$  are all asserted active. The address presented to A is loaded into the address register and the address advancement logic while being delivered to the RAM array. The Write signals (GW, BWE, and BW<sub>[A:D]</sub>) and ADV inputs are ignored during this first cycle.

ADSP-triggered Write accesses require two clock cycles to complete. If GW is asserted LOW on the second clock rise, the data presented to the DQ inputs is written <u>into</u> the corresponding address location in the memory <u>array</u>. If <u>GW</u> is HIGH, then the Write operation is controlled by BWE and  $BW_{[A:D]}$  signals. The CY7C1364CV33 provides Byte Write capability that is described in the Write <u>Cycle</u> Descriptions table. Asserting <u>the</u> Byte Write Enable input (BWE) with the selected Byte Write ( $BW_{[A:D]}$ ) input, will selectively write to only the desired bytes. Bytes not selected during a Byte Write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the Write operations.

Because the CY7C1364CV33 is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQ inputs. Doing so will tri-state the output drivers. As a safety precaution, DQ are automatically tri-stated whenever a Write cycle is detected, regardless of the state of  $\overline{OE}$ .

#### Single Write Accesses Initiated by ADSC

ADSC Write accesses are initiated when the following conditions are satisfied: (1) ADSC is asserted LOW, (2) ADSP is deasserted HIGH, (3)  $CE_1$ ,  $CE_2$ ,  $CE_3$  are all asserted active, and (4) the appropriate combination of the Write inputs (GW, BWE, and BW<sub>[A:D]</sub>) are asserted active to conduct a Write to the desired byte(s). ADSC-triggered Write accesses require a single clock cycle to complete. The address presented to A is loaded into the address register and the address advancement logic while being delivered to the memory array. The ADV input is ignored during this cycle. If a global Write is conducted, the data presented to the DQ is written into the corresponding address location in the memory core. If a Byte Write is conducted, only the selected bytes are written. Bytes not selected during a Byte Write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the Write operations.



Because the CY7C1364CV33 is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQ inputs. Doing so will tri-state the output drivers. As a safety precaution, DQs are automatically tri-stated whenever a Write cycle is detected, regardless of the state of  $\overline{OE}$ .

#### **Burst Sequences**

The CY7C1364CV33 provides a two-bit wraparound counter, fed by A1:A0, that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input.

Asserting  $\overline{\text{ADV}}$  LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both Read and Write burst operations are supported.

#### Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub>, ADSP, and ADSC must remain inactive for the duration of t<sub>ZZREC</sub> after the ZZ input returns LOW.

#### Interleaved Burst Address Table

(MODE = Floating or  $V_{DD}$ )

| First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 |
|---------------------------|----------------------------|---------------------------|----------------------------|
| 00                        | 01                         | 10                        | 11                         |
| 01                        | 00                         | 11                        | 10                         |
| 10                        | 11                         | 00                        | 01                         |
| 11                        | 10                         | 01                        | 00                         |

#### Linear Burst Address Table

(MODE = GND)

| First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 |
|---------------------------|----------------------------|---------------------------|----------------------------|
| 00                        | 01                         | 10                        | 11                         |
| 01                        | 10                         | 11                        | 00                         |
| 10                        | 11                         | 00                        | 01                         |
| 11                        | 00                         | 01                        | 10                         |

#### **ZZ Mode Electrical Characteristics**

| Parameter          | Description                       | Test Conditions           | Min               | Max               | Unit |
|--------------------|-----------------------------------|---------------------------|-------------------|-------------------|------|
| I <sub>DDZZ</sub>  | Sleep mode standby current        | $ZZ \ge V_{DD} - 0.2 V$   | _                 | 50                | mA   |
| t <sub>ZZS</sub>   | Device operation to ZZ            | $ZZ \ge V_{DD} - 0.2 V$   | _                 | 2t <sub>CYC</sub> | ns   |
| t <sub>ZZREC</sub> | ZZ recovery time                  | ZZ <u>&lt;</u> 0.2 V      | 2t <sub>CYC</sub> | -                 | ns   |
| t <sub>ZZI</sub>   | ZZ Active to Sleep current        | This parameter is sampled | -                 | 2t <sub>CYC</sub> | ns   |
| t <sub>RZZI</sub>  | ZZ Inactive to exit Sleep current | This parameter is sampled | 0                 | -                 | ns   |



# **Truth Table**

The truth table for CY7C1364CV33 follows. <sup>[1, 2, 3, 4, 5, 6]</sup>

| Next Cycle     | Address Used | ZZ | CE <sub>3</sub> | CE <sub>2</sub> | CE <sub>1</sub> | ADSP | ADSC | ADV | OE | DQ        | Write |
|----------------|--------------|----|-----------------|-----------------|-----------------|------|------|-----|----|-----------|-------|
| Unselected     | None         | L  | Х               | Х               | Н               | Х    | L    | Х   | Х  | Tri-State | Х     |
| Unselected     | None         | L  | Н               | Х               | L               | L    | Х    | Х   | Х  | Tri-State | Х     |
| Unselected     | None         | L  | Х               | L               | L               | L    | Х    | Х   | Х  | Tri-State | Х     |
| Unselected     | None         | L  | Н               | Х               | L               | Н    | L    | Х   | Х  | Tri-State | Х     |
| Unselected     | None         | L  | Х               | L               | L               | Н    | L    | Х   | Х  | Tri-State | Х     |
| Begin Read     | External     | L  | L               | Н               | L               | L    | Х    | Х   | Х  | Tri-State | Х     |
| Begin Read     | External     | L  | L               | Н               | L               | Н    | L    | Х   | Х  | Tri-State | Read  |
| Continue Read  | Next         | L  | Х               | Х               | Х               | Н    | Н    | L   | Н  | Tri-State | Read  |
| Continue Read  | Next         | L  | Х               | Х               | Х               | Н    | Н    | L   | L  | DQ        | Read  |
| Continue Read  | Next         | L  | Х               | Х               | Н               | Х    | Н    | L   | Н  | Tri-State | Read  |
| Continue Read  | Next         | L  | Х               | Х               | Н               | Х    | Н    | L   | L  | DQ        | Read  |
| Suspend Read   | Current      | L  | Х               | Х               | Х               | Н    | Н    | Н   | Н  | Tri-State | Read  |
| Suspend Read   | Current      | L  | Х               | Х               | Х               | Н    | Н    | Н   | L  | DQ        | Read  |
| Suspend Read   | Current      | L  | Х               | Х               | Н               | Х    | Н    | Н   | Н  | Tri-State | Read  |
| Suspend Read   | Current      | L  | Х               | Х               | Н               | Х    | Н    | Н   | L  | DQ        | Read  |
| Begin Write    | Current      | L  | Х               | Х               | Х               | Н    | Н    | Н   | Х  | Tri-State | Write |
| Begin Write    | Current      | L  | Х               | Х               | Н               | Х    | Н    | Н   | Х  | Tri-State | Write |
| Begin Write    | External     | L  | L               | Н               | L               | Н    | Н    | Х   | Х  | Tri-State | Write |
| Continue Write | Next         | L  | Х               | Х               | Х               | Н    | Н    | Н   | Х  | Tri-State | Write |
| Continue Write | Next         | L  | Х               | Х               | Н               | Х    | Н    | Н   | Х  | Tri-State | Write |
| Suspend Write  | Current      | L  | Х               | Х               | Х               | Н    | Н    | Н   | Х  | Tri-State | Write |
| Suspend Write  | Current      | L  | Х               | Х               | Н               | Х    | Н    | Н   | Х  | Tri-State | Write |
| ZZ "Sleep"     | None         | Н  | Х               | Х               | Х               | Х    | Х    | Х   | Х  | Tri-State | Х     |

Notes

- X = "Don't Care." H = Logic HIGH, L = Logic LOW.
   WRITE = L when any one or more Byte Write Enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>) and BWE = L or GW = L. WRITE = H when all Byte Write Enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>), and BWE = L or GW = L. WRITE = H when all Byte Write Enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>), BWE, GW = H.
   The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
   CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are available only in the TOFP package.
   The <u>SRAM</u> always initiates a Read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW<sub>[A:D]</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the Write cycle to allow the outputs to tri-state. OE is a don't care for the remainder of the Write cycle.
   OE is asynchronous and is not sampled with the clock rise. It is masked internally during Write cycles. During a Read cycle all data bits are tri-state when OE is
- $\overline{OE}$  is asynchronous and is not sampled with the clock rise. It is masked internally <u>during</u> Write cycles. During a Read cycle all data bits are tri-state when  $\overline{OE}$  is inactive or when the device is deselected, and all data bits behave as output when  $\overline{OE}$  is active (LOW). 6.



# **Truth Table for Read/Write**

The Truth Table for Read/Write for CY7C1364CV33 follows. <sup>[7, 8]</sup>

| Function                       | GW | BWE | BWD | BWc | BWB | BWA |
|--------------------------------|----|-----|-----|-----|-----|-----|
| Read                           | Н  | Н   | Х   | Х   | Х   | Х   |
| Read                           | Н  | L   | Н   | Н   | Н   | Н   |
| Write Byte A – DQ <sub>A</sub> | Н  | L   | Н   | Н   | Н   | L   |
| Write Byte B – DQ <sub>B</sub> | Н  | L   | Н   | Н   | L   | Н   |
| Write Bytes B, A               | Н  | L   | Н   | Н   | L   | L   |
| Write Byte C – DQ <sub>C</sub> | Н  | L   | Н   | L   | Н   | Н   |
| Write Bytes C, A               | Н  | L   | Н   | L   | Н   | L   |
| Write Bytes C, B               | Н  | L   | Н   | L   | L   | Н   |
| Write Bytes C, B, A            | Н  | L   | Н   | L   | L   | L   |
| Write Byte D – DQ <sub>D</sub> | Н  | L   | L   | Н   | Н   | Н   |
| Write Bytes D, A               | Н  | L   | L   | Н   | Н   | L   |
| Write Bytes D, B               | Н  | L   | L   | Н   | L   | Н   |
| Write Bytes D, B, A            | Н  | L   | L   | Н   | L   | L   |
| Write Bytes D, C               | Н  | L   | L   | L   | Н   | Н   |
| Write Bytes D, C, A            | Н  | L   | L   | L   | Н   | L   |
| Write Bytes D, C, B            | Н  | L   | L   | L   | L   | Н   |
| Write All Bytes                | Н  | L   | L   | L   | L   | L   |
| Write All Bytes                | L  | Х   | Х   | Х   | Х   | Х   |

Notes
7. X = "Don't Care." H = Logic HIGH, L = Logic LOW.
8. WRITE = L when any one or more Byte Write Enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>) and BWE = L or GW = L. WRITE = H when all Byte Write Enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>), BWE, GW = H.



# **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. User guidelines are not tested.

| Storage Temperature –65 °C to +150 °C                                |
|----------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied                            |
| Supply Voltage on $V_{DD}$ Relative to GND–0.5 V to +4.6 V           |
| Supply Voltage on $V_{DDQ}$ Relative to GND –0.5 V to +V_{DD}        |
| DC Voltage Applied to Outputs in tri-state0.5 V to $V_{DDQ}$ + 0.5 V |

| DC Input Voltage                                           | –0.5 V to V <sub>DD</sub> + 0.5 V |
|------------------------------------------------------------|-----------------------------------|
| Current into Outputs (LOW)                                 |                                   |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | >2001 V                           |
| Latch-up Current                                           | >200 mA                           |

# **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>DD</sub> | V <sub>DDQ</sub> |
|------------|------------------------|-----------------|------------------|
| Commercial | 0 °C to +70 °C         | 3.3 V – 5% /    | 2.5 V – 5% to    |
| Industrial | –40 °C to +85 °C       | +10%            | $V_{DD}$         |

### **Electrical Characteristics**

Over the Operating Range

| Parameter <sup>[9, 10]</sup> | Description                                      | Test Conditions                                                                                                                                                 |                        | Min   | Max                     | Unit |
|------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|-------------------------|------|
| V <sub>DD</sub>              | Power Supply Voltage                             |                                                                                                                                                                 |                        | 3.135 | 3.6                     | V    |
| V <sub>DDQ</sub>             | I/O Supply Voltage                               | for 3.3 V I/O                                                                                                                                                   |                        | 3.135 | V <sub>DD</sub>         | V    |
|                              |                                                  | for 2.5 V I/O                                                                                                                                                   |                        | 2.375 | 2.625                   | V    |
| V <sub>OH</sub>              | Output HIGH Voltage                              | for 3.3 V I/O, I <sub>OH</sub> = –4.0 mA                                                                                                                        |                        | 2.4   | -                       | V    |
|                              |                                                  | for 2.5 V I/O, I <sub>OH</sub> = –1.0 mA                                                                                                                        |                        | 2.0   | -                       | V    |
| V <sub>OL</sub>              | Output LOW Voltage                               | for 3.3 V I/O, I <sub>OL</sub> = 8.0 mA                                                                                                                         |                        | -     | 0.4                     | V    |
|                              |                                                  | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA                                                                                                                         |                        | -     | 0.4                     | V    |
| V <sub>IH</sub>              | Input HIGH Voltage <sup>[8]</sup>                | for 3.3 V I/O                                                                                                                                                   |                        | 2.0   | V <sub>DD</sub> + 0.3 V | V    |
|                              |                                                  | for 2.5 V I/O                                                                                                                                                   |                        | 1.7   | V <sub>DD</sub> + 0.3 V | V    |
| V <sub>IL</sub>              | Input LOW Voltage <sup>[8]</sup>                 | for 3.3 V I/O                                                                                                                                                   |                        | -0.3  | 0.8                     | V    |
|                              |                                                  | for 2.5 V I/O                                                                                                                                                   |                        | -0.3  | 0.7                     | V    |
| I <sub>X</sub>               | Input Leakage Current except ZZ and MODE         | $GND \le V_I \le V_{DDQ}$                                                                                                                                       |                        | -5    | 5                       | μA   |
|                              | Input Current of MODE                            | Input = V <sub>SS</sub>                                                                                                                                         |                        | -30   | -                       | μA   |
|                              |                                                  | Input = V <sub>DD</sub>                                                                                                                                         |                        | -     | 5                       | μA   |
|                              | Input Current of ZZ                              | Input = V <sub>SS</sub>                                                                                                                                         |                        | -5    | -                       | μA   |
|                              |                                                  | Input = V <sub>DD</sub>                                                                                                                                         |                        | -     | 30                      | μA   |
| I <sub>OZ</sub>              | Output Leakage Current                           | $GND \le V_I \le V_{DDQ}$ , Output Disab                                                                                                                        | led                    | -5    | 5                       | μA   |
| I <sub>DD</sub>              | V <sub>DD</sub> Operating Supply Current         | V <sub>DD</sub> = Max, I <sub>OUT</sub> = 0 mA,<br>f = f <sub>MAX</sub> = 1/t <sub>CYC</sub>                                                                    | 6-ns cycle,<br>166 MHz | -     | 180                     | mA   |
| I <sub>SB1</sub>             | Automatic CE Power-Down<br>Current – TTL Inputs  | $\label{eq:VDD} \begin{array}{l} V_{DD} = Max, Device Deselected, \\ V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, \\ f = f_{MAX} = 1/t_{CYC} \end{array}$ | 6-ns cycle,<br>166 MHz | -     | 110                     | mA   |
| I <sub>SB2</sub>             | Automatic CE Power-Down<br>Current – CMOS Inputs | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \le 0.3$ V or $V_{IN} \ge V_{DDQ} - 0.3$ V,<br>f = 0                                                              |                        | -     | 40                      | mA   |

Notes

9. Overshoot:  $V_{IH(AC)} < V_{DD} + 1.5 V$  (Pulse width less than  $t_{CYC}/2$ ), undershoot:  $V_{IL(AC)} > -2 V$  (Pulse width less than  $t_{CYC}/2$ ). 10.  $T_{Power-up}$ : Assumes a linear ramp from 0 V to  $V_{DD(min)}$  within 200 ms. During this time  $V_{IH} < V_{DD}$  and  $V_{DDQ} \le V_{DD}$ .



# Electrical Characteristics (continued)

#### Over the Operating Range

| Parameter <sup>[9, 10]</sup> | Description | Test Conditions                                                                                                                               |                        | Min | Мах | Unit |
|------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|------|
| 303                          |             | $      V_{DD} = Max, Device Deselected, \\       V_{IN} \le 0.3 V \text{ or } V_{IN} \ge V_{DDQ} - 0.3 V, \\        f = f_{MAX} = 1/t_{CYC} $ |                        | _   | 100 | mA   |
| I <sub>SB4</sub>             |             |                                                                                                                                               | 6-ns cycle,<br>166 MHz | _   | 40  | mA   |

# Capacitance

| Parameter [11]   | Description              | Test Conditions                                                                      | 100-pin TQFP<br>Max. | Unit |
|------------------|--------------------------|--------------------------------------------------------------------------------------|----------------------|------|
| C <sub>IN</sub>  | Input Capacitance        | T <sub>A</sub> = 25 °C, f = 1 MHz, V <sub>DD</sub> = 3.3 V, V <sub>DDQ</sub> = 2.5 V | 5                    | pF   |
| C <sub>CLK</sub> | Clock Input Capacitance  |                                                                                      | 5                    | pF   |
| C <sub>I/O</sub> | Input/Output Capacitance |                                                                                      | 5                    | pF   |

# Thermal Resistance

| Parameter [11]  | Description                                 | Test Conditions                                                                                  | 100-pin TQFP<br>Package | Unit |
|-----------------|---------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|------|
| $\Theta_{JA}$   | Thermal Resistance<br>(Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per |                         | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance<br>(Junction to Case)    | EIA/JESD51                                                                                       | 6.13                    | °C/W |

### AC Test Loads and Waveforms





#### Note

11. Tested initially and after any design or process change that may affect these parameters.



# **Switching Characteristics**

Over the Operating Range

| Parameter <sup>[12, 13]</sup> | Description                                                   | -1   | 66  | Unit |
|-------------------------------|---------------------------------------------------------------|------|-----|------|
| Farameter                     |                                                               |      | Мах | Onit |
| t <sub>POWER</sub>            | V <sub>DD</sub> (Typical) to the First Access <sup>[14]</sup> | 1    | -   | ms   |
| Clock                         |                                                               |      |     |      |
| t <sub>CYC</sub>              | Clock Cycle Time                                              | 6.0  | -   | ns   |
| t <sub>CH</sub>               | Clock HIGH                                                    | 2.4  | -   | ns   |
| t <sub>CL</sub>               | Clock LOW                                                     | 2.4  | -   | ns   |
| Output Times                  |                                                               |      |     | _    |
| t <sub>co</sub>               | Data Output Valid after CLK Rise                              | -    | 3.5 | ns   |
| t <sub>DOH</sub>              | Data Output Hold after CLK Rise                               | 1.25 | -   | ns   |
| t <sub>CLZ</sub>              | Clock to Low Z [15, 16, 17]                                   | 1.25 | -   | ns   |
| t <sub>CHZ</sub>              | Clock to High Z <sup>[15, 16, 17]</sup>                       | 1.25 | 3.5 | ns   |
| t <sub>OEV</sub>              | OE LOW to Output Valid                                        | -    | 3.5 | ns   |
| t <sub>OELZ</sub>             | OE LOW to Output Low Z [15, 16, 17]                           | 0    | -   | ns   |
| t <sub>OEHZ</sub>             | OE HIGH to Output High Z <sup>[15, 16, 17]</sup>              | -    | 3.5 | ns   |
| Set-up Times                  |                                                               | ·    |     |      |
| t <sub>AS</sub>               | Address Set-up before CLK Rise                                | 1.5  | -   | ns   |
| t <sub>ADS</sub>              | ADSC, ADSP Set-up before CLK Rise                             | 1.5  | -   | ns   |
| t <sub>ADVS</sub>             | ADV Set-up before CLK Rise                                    | 1.5  | -   | ns   |
| t <sub>WES</sub>              | GW, BWE, BW <sub>[A:D]</sub> Set-up before CLK Rise           | 1.5  | -   | ns   |
| t <sub>DS</sub>               | Data Input Set-up before CLK Rise                             | 1.5  | -   | ns   |
| t <sub>CES</sub>              | Chip Enable Set-up before CLK Rise                            | 1.5  | -   | ns   |
| Hold Times                    |                                                               |      |     |      |
| t <sub>AH</sub>               | Address Hold after CLK Rise                                   | 0.5  | -   | ns   |
| t <sub>ADH</sub>              | ADSP, ADSC Hold after CLK Rise                                | 0.5  | -   | ns   |
| t <sub>ADVH</sub>             | ADV Hold after CLK Rise                                       | 0.5  | -   | ns   |
| t <sub>WEH</sub>              | GW, BWE, BW <sub>[A:D]</sub> Hold after CLK Rise              | 0.5  | -   | ns   |
| t <sub>DH</sub>               | Data Input Hold after CLK Rise                                | 0.5  | -   | ns   |
| t <sub>CEH</sub>              | Chip Enable Hold after CLK Rise                               | 0.5  | -   | ns   |

Notes

t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of Figure 2 on page 11. Transition is measured ±200 mV from steady-state voltage.
 At any given voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve

High-Z prior to Low-Z under the same system conditions. 17. This parameter is sampled and not 100% tested.

<sup>12.</sup> Timing reference level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V.
13. Test conditions shown in (a) of Figure 2 on page 11 unless otherwise noted.
14. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD(minimum)</sub> initially before a Read or Write operation can be initiated.



# **Switching Waveforms**



#### Note

18. On this diagram, when  $\overline{CE}$  is LOW,  $\overline{CE}_1$  is LOW,  $CE_2$  is HIGH and  $\overline{CE}_3$  is LOW. When  $\overline{CE}$  is HIGH,  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW or  $\overline{CE}_3$  is HIGH.



### Switching Waveforms (continued)



Figure 4. Write Cycle Timing <sup>[19, 20]</sup>

DON'T CARE 

Note

Full width Write can be initiated by either GW LOW; or by GW HIGH, BWE LOW and BW<sub>[A:D]</sub> LOW.
 The data bus (Q) remains in High Z following a Write cycle unless an ADSP, ADSC, or ADV cycle is performed.



# Switching Waveforms (continued)



Notes

21. On this diagram, when  $\overline{CE}$  is LOW,  $\overline{CE}_1$  is LOW,  $CE_2$  is HIGH and  $\overline{CE}_3$  is LOW. When  $\overline{CE}$  is HIGH,  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW or  $\overline{CE}_3$  is HIGH. 22. The data bus (Q) remains in High Z following a Write cycle unless an ADSP, ADSC, or ADV cycle is performed. 23. GW is HIGH.



# Switching Waveforms (continued)



Notes

24. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 25. DQs are in High Z when exiting ZZ sleep mode.



# **Ordering Information**

Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered.

| Speed<br>(MHz) | Ordering Code       | Package<br>Diagram | Part and Package Type                                   | Operating<br>Range |
|----------------|---------------------|--------------------|---------------------------------------------------------|--------------------|
| 166            | CY7C1364CV33-166AXC | 51-85050           | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free (3 Chip Enable) | Commercial         |

#### **Ordering Code Definitions**





#### Package Diagram







1. JEDEC STD REF MS-026

2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH

MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH 3. DIMENSIONS IN MILLIMETERS

51-85050 \*D





# Acronyms

| Acronym | Description                                |
|---------|--------------------------------------------|
| CE      | chip enable                                |
| CMOS    | complementary metal-oxide-semiconductor    |
| EIA     | electronic industries alliance             |
| I/O     | input/output                               |
| JEDEC   | joint electron devices engineering council |
| OE      | output enable                              |
| SRAM    | static random access memory                |
| TQFP    | thin quad flat pack                        |
| TTL     | transistor-transistor logic                |

### **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μA     | microampere     |
| mA     | milliampere     |
| mm     | millimeter      |
| ms     | millisecond     |
| mV     | millivolt       |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |



# **Document History Page**

|      | Document Title: CY7C1364CV33, 9-Mbit (256 K × 32) Pipelined Sync SRAM<br>Document Number: 001-74576 |            |                    |                                                 |  |  |
|------|-----------------------------------------------------------------------------------------------------|------------|--------------------|-------------------------------------------------|--|--|
| Rev. | ECN No.                                                                                             | Issue Date | Orig. of<br>Change | Description of Change                           |  |  |
| **   | 3463127                                                                                             | 12/13/2011 | PRIT               | New data sheet                                  |  |  |
| *A   | 3507671                                                                                             | 01/24/2012 | PRIT               | Changed status from Preliminary to Final.       |  |  |
| *В   | 3800190                                                                                             | 11/01/2012 | PRIT               | No technical updates. Completing sunset review. |  |  |



#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| Optical & Image Sensing  | cypress.com/go/image      |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |
|                          |                           |

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2011-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

#### Document Number: 001-74576 Rev. \*B

#### Revised November 1, 2012

Page 21 of 21

i486 is a trademark, and Intel and Pentium are registered trademarks, of Intel Corporation. PowerPC is a registered trademark of IBM Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders.